Altera UG-01080 Guía de usuario Pagina 98

  • Descarga
  • Añadir a mis manuales
  • Imprimir
  • Pagina
    / 484
  • Tabla de contenidos
  • MARCADORES
  • Valorado. / 5. Basado en revisión del cliente
Vista de pagina 97
Chapter 5: 1G/10 Gbps Ethernet PHY IP Core 5–10
Control and Status Interfaces
November 2012 Altera CorporationAltera Transceiver PHY IP Core
User Guide
Table 511 describes the serial data interface signals.
Control and Status Interfaces
Table 511 describes the serial data, control and status interface signals.
Table 5–10. RTX XGMII Mapping to Standard SDR XGMII Interface
Signal Name XGMII Signal Name Description
xgmii_rx_dc[7:0] xgmii_sdr_data[7:0]
Lane 0 data
xgmii_rx_dc[8] xgmii_sdr_ctrl[0]
Lane 0 control
xgmii_rx_dc[16:9] xgmii_sdr_data[15:8]
Lane 1 data
xgmii_rx_dc[17] xgmii_sdr_ctrl[1]
Lane 1 control
xgmii_rx_dc[25:18] xgmii_sdr_data[23:16]
Lane 2 data
xgmii_rx_dc[26] xgmii_sdr_ctrl[2]
Lane 2 control
xgmii_rx_dc[34:27] xgmii_sdr_data[31:24]
Lane 3 data
xgmii_rx_dc[35] xgmii_sdr_ctrl[3]
Lane 3 control
xgmii_rx_dc[43:36] xgmii_sdr_data[39:32]
Lane 4 data
xgmii_rx_dc[44] xgmii_sdr_ctrl[4]
Lane 4 control
xgmii_rx_dc[52:45] xgmii_sdr_data[47:40]
Lane 5 data
xgmii_rx_dc[53] xgmii_sdr_ctrl[5]
Lane 5 control
xgmii_rx_dc[61:54] xgmii_sdr_data[55:48]
Lane 6 data
xgmii_rx_dc[62] xgmii_sdr_ctrl[6]
Lane 6 control
xgmii_rx_dc[70:63] xgmii_sdr_data[63:56]
Lane 7 data
xgmii_rx_dc[71] xgmii_sdr_ctrl[7]
Lane 7 control
Table 5–11. Serial Data Signals
Signal Name Direction Description
rx_serial_data
Input RX serial input data
tx_serial_data
Output TX serial output data
Table 5–12. Control and Status Signals (Part 1 of 2)
Signal Name Direction Description
rx_block_lock
Output
Asserted to indicate that the block synchronizer has
established synchronization.
rx_hi_ber
Output
Asserted by the BER monitor block to indicate a Sync Header
high bit error rate greater than 10
-4
.
pll_locked
Output When asserted, indicates the TX PLL is locked.
rx_is_lockedtodata
Output
When asserted, indicates the RX channel is locked to input
data
tx_cal_busy
Output
When asserted, indicates that the TX channel is being
calibrated.
rx_cal_busy
Output
When asserted, indicates that the RX channel is being
calibrated.
Vista de pagina 97
1 2 ... 93 94 95 96 97 98 99 100 101 102 103 ... 483 484

Comentarios a estos manuales

Sin comentarios