Altera UG-01080 Guía de usuario Pagina 205

  • Descarga
  • Añadir a mis manuales
  • Imprimir
  • Pagina
    / 484
  • Tabla de contenidos
  • MARCADORES
  • Valorado. / 5. Basado en revisión del cliente
Vista de pagina 204
Chapter 10: Low Latency PHY IP Core 10–7
PLL Reconfiguration Parameters
November 2012 Altera Corporation Altera Transceiver PHY IP Core
User Guide
PLL Reconfiguration Parameters
Table 105 describes the options available on the PLL Reconfiguration tab. For more
information about transceiver reconfiguration registers, refer to PLL Reconfiguration.
1 The PLL reconfiguration options are not available for the GT datapath.
Enable embedded reset control On/Off
This option is turned on by default. When On, the embedded reset
controller initiates the reset sequence when it receives a positive
edge on the
phy_mgmt_clk_reset
input signal.
Disable this option to implement your own reset sequence using
the
tx_analogreset
,
rx_analogreset
,
tx_digitalreset
,
rx_digitalreset
, and
pll_powerdown
which are available as
top-level ports of the Low Latency Transceiver PHY. When you
design your own reset controller, the
tx_ready
and
rx_ready
are
not top-level signals of the core. Another option is to use Altera’s
Transceiver PHY Reset Controller' IP Core to reset the transceivers.
For more information, refer to the Transceiver PHY Reset
Controller IP Core.
For more information about designing a reset controller, refer to
the “User-Controller Reset Controller” section in the Transceiver
Reset Control in Stratix V Devices in volume 2 of the Stratix V
Device Handbook.
Avalon data interfaces On/Off
When you turn this option On, the order of symbols is changed.
This option is typically required if you are planning to import your
Low Latency Transceiver PHY IP Core into a Qsys system.
Table 10–5. Additional Options (Part 2 of 2)
Name Value Description
Table 10–6. PLL Reconfigurations (Part 1 of 2)
Name Value Description
Allow PLL/CDR
Reconfiguration
On/Off
You must enable this option if you plan to reconfigure the PLLs in
your design. This option is also required to simulate PLL
reconfiguration.
Number of TX PLLs 1–4
Specifies the number of TX PLLs required for this instance of the
Low Latency Transceiver PHY. More than 1 PLL may be required if
your design reconfigures channels to run at multiple frequencies.
You must disable the embedded reset controller and design your
own controlled reset controller or the use the highly configurable
reset core described in Transceiver Reconfiguration Controller IP
Core if you intend to use more than 1 TX PLL for a Low Latency PHY
IP instance.
Number of reference clocks 1–5
Specifies the number of input reference clocks. More than one
reference clock may be required if your design reconfigures channels
to run at multiple frequencies.
Main TX PLL logical index 0–3
Specifies the index for the TX PLL that should be instantiated at
startup. Logical index 0 corresponds to TX PLL0, and so on.
Vista de pagina 204
1 2 ... 200 201 202 203 204 205 206 207 208 209 210 ... 483 484

Comentarios a estos manuales

Sin comentarios