Altera UG-01080 Guía de usuario Pagina 23

  • Descarga
  • Añadir a mis manuales
  • Imprimir
  • Pagina
    / 484
  • Tabla de contenidos
  • MARCADORES
  • Valorado. / 5. Basado en revisión del cliente
Vista de pagina 22
November 2012 Altera Corporation Altera Transceiver PHY IP Core
User Guide
3. 10GBASE-R PHY IP Core
The Altera 10GBASE-R PHY IP Core implements the functionality described in IEEE
802.3 Clause 49. It delivers serialized data to an optical module that drives optical fiber
at a line rate of 10.3125 gigabits per second (Gbps). In a multi-channel implementation
of 10GBASE-R, each channel of the 10GBASE-R PHY IP Core operates independently.
Figure 3–1 shows the 10GBASE-R PHY IP Core available for Stratix V devices. Both
the PCS and PMA of the 10GBASE-R PHY are implemented as hard IP blocks in
Stratix V devices, saving FPGA resources.
f For a 10-Gbps Ethernet solution that includes both the Ethernet MAC and the
10GBASE-R PHY, refer to the 10-Gbps Ethernet MAC MegaCore Function User Guide.
f For more detailed information about the 10GBASE-R transceiver channel datapath,
clocking, and channel placement, refer to the “10GBASE-R” section in the Transceiver
Configurations in Stratix V Devices chapter of the Stratix V Device Handbook.
Figure 3–2 illustrates a multiple 10 GbE channel IP core in a Stratix IV GT device. To
achieve higher bandwidths, you can instantiate multiple channels. The PCS is
available in soft logic for Stratix IV GT devices; it connects to a separately instantiated
hard PMA. The PCS connects to an Ethernet MAC via single data rate (SDR) XGMII
running at 156.25 megabits per second (Mbps) and transmits data to a 10 Gbps
transceiver PMA running at 10.3125 Gbps in a Stratix IV GT device.
To make the most effective use of this soft PCS and PMA configuration for
Stratix IV GT devices, you can group up to four channels in a single quad and control
their functionality using one Avalon-MM PHY management bridge, transceiver
reconfiguration module, and low controller. As Figure 3–2 illustrates, the Avalon-MM
bridge Avalon-MM master port connects to the Avalon-MM slave port of the
transceiver reconfiguration and low latency controller modules so that you can
update analog settings using the standard Avalon-MM interface.
Figure 3–1. 10GBASE-R PHY with Hard PCS with PMA in Stratix V Devices
10GBASE-R PHY IP Core
10.3125 Gbps serial
XFI/SFP+
Stratix V FPGA
PMA
Hard PCS
10GBASE-R
64b/66b
Scrambler
Gearbox
SDR XGMII
72 bits @ 156.25 Mbps
Avalon-MM
Control & Status
Transceiver
Reconfiguraiton
Vista de pagina 22
1 2 ... 18 19 20 21 22 23 24 25 26 27 28 ... 483 484

Comentarios a estos manuales

Sin comentarios