
Additional InformationAdditional Information 20–7
Revision History
November 2012 Altera Corporation Altera Transceiver PHY IP Core
User Guide
Deterministic Latency
June 2012 1.7
■ Added the following QSF settings to all transceiver PHY:
XCVR_TX_PRE_EMP_PRE_TAP_USER
,
XCVR_TX_PRE_EMP_2ND_POST_TAP_USER
, and 11
new settings for GT transceivers.
■ Added PLL reconfiguration option.
■ Changed the default value for
XCVR_REFCLK_PIN_TERMINATION
from
DC_coupling_internal_100_Ohm to AC_coupling.
■ Removed references to the byte serializer and deserializer which is not included in the
datapath.
■ Added GUI option for
tx_clkout
feedback path for TX PLL to align the TX and RX clock
domains and figure illustrating this approach.
■ Added tables showing the signals in TX and RX parallel data that correspond to data, control,
and status signals with and without 8B/10B encoding.
■ Corrected definition of
rx_runnindisp
. This is a status output.
■ Added the following restriction in the dynamic reconfiguration section: three channels share
an Avalon-MM slave interface which must connect to the same Transceiver Reconfiguration
Controller IP Core.
Stratix V Transceiver Native PHY
June 2012 1.7
■ Initial release.
Arria V Transceiver Native PHY
June 2012 1.7
■ Initial release.
Transceiver Reconfiguration Controller
June 2012 1.7
■ DFE now automatically runs offset calibration and phase interpolator (PI) phase calibration
at power on.
■ Added section explaining how to generate a reduced MIF file.
■ Corrected definition of EyeQ control register. Writing a 1 to bit 0 enables the Eye monitor.
■ Corrected bit-width typos in PMA Analog Registers.
Transceiver PHY Reset Controller
June 2012 1.7
■ Initial release.
Custom
March 2012 1.6
■ Added register definitions for address range 0x080–0x085.
Low Latency PHY
March 2012 1.6
■ Removed register definitions for address range 0x080–0x085.
Date Version Changes Made
Comentarios a estos manuales