
Chapter 17: Transceiver PHY Reset Controller IP Core 17–2
Device Family Support
November 2012 Altera Corporation Altera Transceiver PHY IP Core
User Guide
As Figure 17–1 illustrates, the Transceiver PHY Reset Controller connects to a
Transceiver PHY. The Transceiver PHY Reset Controller IP Core drives TX and RX
resets to the Transceiver PHY and receives status from the Transceiver PHY.
Depending on the components in the design, the calibration busy signal may be an
output of the Transceiver PHY or the Transceiver Reconfiguration Controller. The
following transceiver PHY IP support the removal of the embedded reset controller:
■ Custom Transceiver PHY IP Core
■ Low Latency PHY IP Core
■ Deterministic Latency PHY IP Core
■ Arria V and Stratix V Native PHY IP Cores
These transceiver PHYs drive the TX and RX calibration busy signals to the
Transceiver PHY Reset Controller IP Core.
f For more information about the recommended transceiver initialization and reset
sequence, refer to Transceiver Reset Control in Arria V Devices, Transceiver Reset Control
in Cyclone V Devices, or
Transceiver Reset Control in Stratix V Devices as appropriate.
Device Family Support
IP cores provide either final or preliminary support for target Altera device families.
These terms have the following definitions:
■ Final support—Verified with final timing models for this device.
■ Preliminary support—Verified with preliminary timing models for this device.
Table 17–1 shows the level of support offered by the Transceiver PHY Reset Controller
IP core for Altera device families.
Table 17–1. Device Family Support
Device Family Support
Cyclone V devices Preliminary
Arria V devices Preliminary
Arria V GZ Preliminary
Stratix V devices Preliminary
Other device families No support
Comentarios a estos manuales