Altera UG-01080 Guía de usuario Pagina 450

  • Descarga
  • Añadir a mis manuales
  • Imprimir
  • Pagina
    / 484
  • Tabla de contenidos
  • MARCADORES
  • Valorado. / 5. Basado en revisión del cliente
Vista de pagina 449
18–14 Chapter 18: Analog Parameters Set Using QSF Assignments
Analog Settings for Stratix V Devices
Altera Transceiver PHY IP Core November 2012 Altera Corporation
User Guide
Table 188 lists the analog parameters with global or computed default values. You may
want to optimize some of these settings. In Table 188, the default value is shown in
bold type. For computed analog parameters, the default value listed is for the initial
setting, not the recomputed setting. The parameters are listed in alphabetical order.
XCVR_RX_BYPASS_EQ_
STAGES_234
Receiver Equalizer Stage 2,
3, 4 Bypass
Bypass continuous time equalizer
stages 2, 3, and 4 to save power. This
setting eliminates significant AC gain
on the equalizer and is appropriate for
chip-to-chip short range
communication on a PCB.
ALL_STAGES_
ENABLED
BYPASS_
STAGES
Pin -
RX serial
data
XCVR_TX_SLEW_RATE_CTRL
Transmitter Slew Rate
Control
Specifies the slew rate of the output
signal. The valid values span from the
slowest rate to fastest rate with 1
representing the slowest rate.
1–5
Pin -
TX serial
data
XCVR_VCCA_VOLTAGE
VCCA_GXB Voltage
Configure the VCCA_GXB voltage for a
GXB I/O pin by specifying the intended
VCCA_GXB voltage for a GXB I/O pin.
If you do not make this assignment the
compiler automatically sets the correct
VCCA_GXB voltage depending on the
configured data rate, as follows:
Data rate <= 6.5 Gbps: 2_5V
Data rate > 6.5 Gbps: 3_0V or
3_3V for Stratix V ES silicon
2_5V
3_0V
Pin -
TX & RX
serial
data
XCVR_VCCR_VCCT_VOLTAGE
VCCR_GXB
VCCT_GXB Voltage
Refer to the Device Datasheet for
Stratix V Devices for guidance on
selecting a value.
0_85V
1_0V
Pin -
TX & RX
serial
data
Table 18–7. Transceiver and PLL Assignments for Stratix V Devices (Part 2 of 2)
QSF Assignment Name
Pin Planner and
Assignment Editor
Name
Description Options
Assign
To
Table 18–8. Transceiver and PLL Assignments for Stratix V Devices (Part 1 of 5)
QSF Assignment Name
Pin Planner and
Assignment Editor
Name
Description Options Assign To
Analog Parameters with Global Default Value
CDR_BANDWIDTH_PRESET
CDR Bandwidth Preset
Specifies the CDR bandwidth preset
setting.
Auto
Low
Medium
High
PLL
instance
PLL_BANDWIDTH_PRESET
PLL Bandwidth Preset
Specifies the PLL bandwidth preset
setting
Auto
Low
Medium
High
PLL
instance
XCVR_GT_RX_DC_GAIN
Receiver Buffer DC Gain
Control
Controls the RX buffer DC gain for GT
channels.
0-19
8
Pin -
RX serial
data
Vista de pagina 449
1 2 ... 445 446 447 448 449 450 451 452 453 454 455 ... 483 484

Comentarios a estos manuales

Sin comentarios