
20–14 Additional InformationAdditional Information
Revision History
Altera Transceiver PHY IP Core November 2012 Altera Corporation
User Guide
Transceiver Reconfiguration Controller
May 2011 1.2
■ Added Stratix V support. The Transceiver Reconfiguration Controller is only available for
Stratix IV devices in the Transceiver Toolkit.
■ Added sections describing the number of reconfiguration interfaces required and
restrictions on channel placement.
■ Added pre- and post-serial loopback controls.
■ Changed reconfiguration clock source. In 10.1, the Avalon-MM PHY Management clock was
used for reconfiguration. In 11.0, the reconfiguration controller supplies this clock.
Migrating from Stratix IV to Stratix V
May 2011 1.2
■ Added discussion of dynamic reconfiguration for Stratix IV and Stratix V devices.
■ Added information on loopback modes for Stratix IV and Stratix V devices.
■ Added new parameters for Custom PHY IP Core in Stratix V devices.
All Chapters
December
2010
1.11
■ Corrected frequency range for the
phy_mgmt_clk
for the Custom PHY IP Core in Avalon-
MM PHY Management Interface.
■ Added optional
reconfig_from_xcvr[67:0]
to XAUI Top-Level Signals—Soft PCS and
PMA. Provided more detail on size of
reconfig_from_xcvr
in Dynamic Reconfiguration
Interface Arria II GX, Cyclone IV GX, HardCopy IV GX, and Stratix IV GX devices
■ Removed table providing ordering codes for the Interlaken PHY IP Core. Ordering codes are
not required for Stratix V devices using the hard implementation of the Interlaken PHY.
■ Added note to 10GBASE-R release information table stating that “No ordering codes or
license files are required for Stratix V devices.”
■ Minor update to the steps to reconfigure a TX or RX PMA setting in the Transceiver
Reconfiguration Controller chapter.
Introduction
December
2010
1.1
■ Revised reset diagram.
■ Added block diagram for reset
■ Removed support for SOPC Builder
Getting Started
December
2010
1.1
■ Removed description of SOPC Builder design flow. SOPC Builder is not supported in this
release.
10GBASE-R PHY Transceiver
December
2010
1.1
■ Added Stratix V support
■ Changed
phy_mgmt_address
from 16 to 9 bits.
■ Renamed management interface, adding
phy_
prefix
■ Renamed
block_lock
and
hi_ber
signals
rx_block_lock
and
rx_hi_ber
, respectively.
■ Added top-level signals for external PMA and reconfiguration controller in Stratix IV devices.
Refer to External PMA and Reconfiguration Signals.
■ Removed the
mgmt_burstcount
signal.
■ Changed register map to show word addresses instead of a byte offset from a base address.
Date Version Changes Made
Comentarios a estos manuales