Altera UG-01080 Guía de usuario Pagina 375

  • Descarga
  • Añadir a mis manuales
  • Imprimir
  • Pagina
    / 484
  • Tabla de contenidos
  • MARCADORES
  • Valorado. / 5. Basado en revisión del cliente
Vista de pagina 374
Chapter 15: Cyclone V Transceiver Native PHY IP Core 15–21
SDC Timing Constraints
November 2012 Altera Corporation Altera Transceiver PHY IP Core
User Guide
SDC Timing Constraints
The Quartus II 12.1 software reports timing violations for asynchronous inputs to the
Standard PCS and 10G PCS. Because many violations are for asynchronous paths,
they do not represent actual timing failures. You may choose one of the following
three approaches to identify these false timing paths to the Quartus II or TimeQuest
software.
rx_std_bitslip[<n>-1:0]
Input No
Used when word aligner mode is bit-slip mode. For every
rising edge of the
rx_std_bitslip
signal, the word
boundary is shifted by 1 bit. Each bitslip removes the earliest
received bit from the received data. You must synchronize
this signal.
Miscellaneous
tx_std_elecidle[<n>-1:0]
Input
When asserted, enables a circuit to detect a downstream
receiver. This signal must be driven low when not in use
because it causes the TX PMA to enter electrical idle mode
with the TX serial data signals in tri-state mode.
rx_std_signaldetect[<n>-
1:0]
Output No
Signal threshold detect indicator. When asserted, it indicates
that the signal present at the receiver input buffer is above
the programmed signal detection threshold value. You must
synchronize this signal.
Table 15–19. Standard PCS Interface Ports (Part 3 of 3)
Name Dir
Synchronou
s to
tx_std_core
clkin/
rx_std_core
clkin
Description
Vista de pagina 374
1 2 ... 370 371 372 373 374 375 376 377 378 379 380 ... 483 484

Comentarios a estos manuales

Sin comentarios