Altera UG-01080 Guía de usuario Pagina 250

  • Descarga
  • Añadir a mis manuales
  • Imprimir
  • Pagina
    / 484
  • Tabla de contenidos
  • MARCADORES
  • Valorado. / 5. Basado en revisión del cliente
Vista de pagina 249
12–12 Chapter 12: Stratix V Transceiver Native PHY IP Core
Standard PCS Parameters
Altera Transceiver PHY IP Core November 2012 Altera Corporation
User Guide
Table 1211 describes the general and datapath options for the Standard PCS.
Phase Compensation FIFO
The phase compensation FIFO assures clean data transfer to and from the FPGA
fabric by compensating for the clock phase difference between the low-speed parallel
clock and FPGA fabric interface clock. Table 12–12 describes the options for the phase
compensation FIFO.
Table 12–11. General and Datapath Parameters
Parameter Range Description
Standard PCS protocol mode
basic
cpri
gige
srio_2p1
Specifies the protocol that you intend to implement with the
Native PHY. The protocol mode selected guides the MegaWizard
in identifying legal settings for the Standard PCS datapath.
Use the following guidelines to select a protocol mode:
basic–select this mode for when none of the other options are
appropriate. You should also select this mode to enable
diagnostics, such as loopback.
cpri–select this mode if you intend to implement CPRI or
another protocol that requires deterministic latency. Altera
recommends that you select the appropriate CPRI preset for
the CPRI protocol.
gige–select this mode if you intend to implement Gigabit
Ethernet. Altera recommends that you select the appropriate
GIGE preset for the Ethernet bandwidth you intend to
implement.
srio_s21–select this mode if you intend to implement the
Serial RapidIO protocol.
Standard PCS/PMA interface
width
8, 10, 16, 20, 32,
40, 64, 80
Specifies the width of the datapath that connects the FPGA fabric
to the PMA. The transceiver interface width depends upon
whether you enable 8B/10B. To simplify connectivity between the
FPGA fabric and PMA, the bus bits used are not contiguous for
16-, 32-, and 64-bit buses. Refer to Active Bits for Each Fabric
Interface Width for the bits used.
FPGA fabric/Standar d TX PCS
interface width
8, 10,16 20
Shows the FPGA fabric to TX PCS interface width which is
calculated from the Standard PCS/PMA interface width.
FPGA fabric/Standar d RX PCS
interface width
8, 10,16 20
Shows the FPGA fabric to RX PCS interface width which is
calculated from the Standard PCS/PMA interface width.
Enable ‘Standard PCS’ low
latency mode
On/Off
When you turn this option On, all PCS functions are disabled.
This option creates a the lowest latency Native PHY that allows
dynamic reconfigure between multiple PCS datapaths.
Vista de pagina 249
1 2 ... 245 246 247 248 249 250 251 252 253 254 255 ... 483 484

Comentarios a estos manuales

Sin comentarios