
Additional InformationAdditional Information 20–3
Revision History
November 2012 Altera Corporation Altera Transceiver PHY IP Core
User Guide
Cyclone V Transceiver Native PHY
November
2012
1.8
■ Initial release.
Reconfiguration Controller
November
2012
1.8
■ Added
MIF addressing mode
option. Byte and word (16 bits) addressing are available.
■ Added ATX PLL reference clock switching and reconfiguration of ATX PLL settings, including
counters.
■ Added support for ATX PLL reconfiguration.
■ Added statement that if you are using the EyeQ monitor when DFE is enabled, if you must
use the EyeQ monitor with a 1D-eye.
■ Corrected definition of
DFE_control
bit at 0xa. This register is write only.
■ Removed duty cycle calibration. This function is run automatically during the power-on
sequence.
■ Added DFE support including examples showing how to program this function.
■ Added DCD for Arria V devices.
■ Updated data for writes in Streamer Mode 1 Reconfiguration.
■ Changed data value to write in step 7 of Streamer-Based Reconfiguration.
■ Changed data value to write to setup streaming in Reconfiguration of Logical Channel 0
Using a MIF.
Transceiver PHY Reset Controller
November
2012
1.8
■ Added Arria V GZ support.
■ Added SDC constraint for
tx_digitalreset
when TX PCS uses bonded clocks.
Analog Parameters Set Using QSF Assignments
November
2012
1.8
■ Created separate chapter for analog parameters that were previously listed in the individual
transceiver PHY chapters.
■ Changed default value for
XCVR_GT_RX_COMMON_MODE_VOLTAGE
to 0.65V.
Introduction and Getting Started
June 2012 1.7
■ Added brief discussion of the Stratix V and Arria V Transceiver Native PHY IP Cores.
Getting Started
June 2012 1.7
■ No changes from the previous release.
Date Version Changes Made
Comentarios a estos manuales