Altera Transceiver PHY IP Core Manual de usuario Pagina 611

  • Descarga
  • Añadir a mis manuales
  • Imprimir
  • Pagina
    / 702
  • Tabla de contenidos
  • MARCADORES
  • Valorado. / 5. Basado en revisión del cliente
Vista de pagina 610
XCVR_ANALOG_SETTINGS_PROTOCOL assigns a value to XCVR_RX_BYPASS_EQ_STAGES_234. If you also
assign a value to this parameter, a Quartus II Fitter error results as shown in the following example:
Example 19-2: Error (21215)
Error resolving parameter "pm_rx_sd_bypass_eqz_stages_234" value
on instance "pci_interface_ddf2:u_pci_interface_2|
PCIE_8x8Gb_HARDIP_2:PCIe2_Interface.U_PCIE_CORE|
altpcie_sv_hip_ast_hwtcl:pcie_8x8gb_hardip_2_inst|
altpcie_hip_256_pipen1b:altpcie_hip_256_pipen1b
|sv_xcvr_pipe_native:g_xcvr.sv_xcvr_pipe_native|sv_xcvr_native:
inst_sv_xcvr_native|sv_pma:inst_sv_pma|sv_rx_pma:rx_pma.
sv_rx_pma_inst|rx_pmas[8].rx_pma.rx_pma_buf": Only one QSF
setting for the parameter is allowed.
Options
The following protocol values are defined:
BASIC
CEI
CPRI
INTERLAKEN
PCIE_GEN1
PCIE_GEN2
PCIE_GEN3
QPI
SFIS
SONET
SRIO
TENG_1588
TENG_BASER
TENG_SDI
XAUI
Assign To
Pin - TX and RX serial data
XCVR_RX_DC_GAIN
Pin Planner and Assignment Editor Name
Receiver Buffer DC Gain Control
Description
Controls the RX buffer DC gain for GX channels.
Options
0 –4
UG-01080
2015.01.19
XCVR_RX_DC_GAIN
19-17
Analog Parameters Set Using QSF Assignments
Altera Corporation
Send Feedback
Vista de pagina 610
1 2 ... 606 607 608 609 610 611 612 613 614 615 616 ... 701 702

Comentarios a estos manuales

Sin comentarios