
Figure 12-9: Channel Span for xN Bonded Channels
13
12
11
Transceiver
Bank 4
ATX
PLL
10
9
8
7
6
5
Transceiver
Bank 3
4
3
2
1
1
Transceiver
Bank 2
Up to 7
channels
above &
below the
ATX PLL
Up to 13
channels
above &
below the
ATX PLL
2
3
4
5
6
7
Transceiver
Bank 1
8
9
10
11
12
13
Transceiver
Bank 0
xN Bonded Using
ATX PLL
12-72
×6/×N Bonded Clocking
UG-01080
2015.01.19
Altera Corporation
Stratix V Transceiver Native PHY IP Core
Send Feedback
Comentarios a estos manuales