Altera Transceiver PHY IP Core Manual de usuario Pagina 240

  • Descarga
  • Añadir a mis manuales
  • Imprimir
  • Pagina
    / 702
  • Tabla de contenidos
  • MARCADORES
  • Valorado. / 5. Basado en revisión del cliente
Vista de pagina 239
Signal Name Direction Description
tx_cal_busy[<n>-1:0] Output When asserted, indicates that the initial TX
calibration is in progress. It is also asserted if
reconfiguration controller is reset. It will not be
asserted if you manually re-trigger the calibration
IP. You must hold the channel in reset until
calibration completes.
rx_digitalreset[<n>-1:0] Input When asserted, resets the RX PCS.
rx_analogreset[<n>-1:0] Input When asserted, resets the RX CDR.
rx_cal_busy[<n>-1:0] Output When asserted, indicates that the initial RX
calibration is in progress. It is also asserted if
reconfiguration controller is reset. It will not be
asserted if you manually re-trigger the calibration
IP.
Related Information
Timing Constraints for Bonded PCS and PMA Channels on page 17-10
Transceiver Reset Control in Stratix V Devices
Transceiver Reset Control in Arria V Devices
Transceiver Reset Control in Cyclone V Devices
Register Interface and Register Descriptions
The Avalon-MM PHY management interface provides access to the Custom PHY PCS and PMA
registers, resets, error handling, and serial loopback controls. You can use an embedded controller acting
as an Avalon-MM master to send read and write commands to this Avalon-MM slave interface.
UG-01080
2015.01.19
Register Interface and Register Descriptions
9-27
Custom PHY IP Core
Altera Corporation
Send Feedback
Vista de pagina 239
1 2 ... 235 236 237 238 239 240 241 242 243 244 245 ... 701 702

Comentarios a estos manuales

Sin comentarios