
Feature Avalon‑ST Interface Avalon‑MM
Interface
Avalon‑MM DMA Avalon‑ST Interface with SR-
IOV
Out-of-order
completions
(transparent to
the Application
Layer)
Not supported Supported Supported Not supported
Requests that
cross 4 KByte
address
boundary
(transparent to
the Application
Layer)
Not supported Supported Supported Supported
Polarity
Inversion of
PIPE interface
signals
Supported Supported Supported Supported
ECRC
forwarding on
RX and TX
Supported Not supported Not supported Not supported
Number of MSI
requests
1, 2, 4, 8, 16, or 32 1, 2, 4, 8, 16, or 32 1, 2, 4, 8, 16, or 32 1, 2, 4, 8, 16, or 32 (for
Physical Functions)
MSI-X Supported Supported Supported Supported
Legacy
interrupts
Supported Supported Supported Supported
Expansion
ROM
Supported Not supported Not supported Not supported
The V-Series Avalon-MM DMA Interface for PCIe Solutions User Guide explains how to use this IP core
and not the PCI Express protocol. Although there is inevitable overlap between these two purposes, use
this document only in conjunction with an understanding of the PCI Express Base Specification.
1-6
Features
UG-01154
2014.12.18
Altera Corporation
Datasheet
Send Feedback
Comentarios a estos manuales