Altera Stratix V Avalon-ST Manual de usuario Pagina 152

  • Descarga
  • Añadir a mis manuales
  • Imprimir
  • Pagina
    / 293
  • Tabla de contenidos
  • MARCADORES
  • Valorado. / 5. Basado en revisión del cliente
Vista de pagina 151
Clock Summary
Table 7-4: Clock Summary
Name Frequency Clock Domain
coreclkout_hip
62.5, 125 or 250 MHz Avalon-ST interface between the Transaction and
Application Layers.
pld_clk
62.5, 125, or 250 MHz Application and Transaction Layers.
refclk 100 or 125 MHz SERDES (transceiver). Dedicated free running input
clock to the SERDES block.
reconfig_xcvr_clk
100 –125 MHz Transceiver Reconfiguration Controller.
hip_reconfig_clk
50–125 MHz Avalon-MM interface for Hard IP dynamic reconfi‐
guration interface which you can use to change the
value of read-only configuration registers at
run-time. This interface is optional. It is not
required for Arria 10 devices.
7-8
Clock Summary
UG-01097_avst
2014.12.15
Altera Corporation
Reset and Clocks
Send Feedback
Vista de pagina 151
1 2 ... 147 148 149 150 151 152 153 154 155 156 157 ... 292 293

Comentarios a estos manuales

Sin comentarios