Altera Stratix V Avalon-MM Interface for PCIe Solutions Manual de usuario Pagina 127

  • Descarga
  • Añadir a mis manuales
  • Imprimir
  • Pagina
    / 184
  • Tabla de contenidos
  • MARCADORES
  • Valorado. / 5. Basado en revisión del cliente
Vista de pagina 126
Top-Level Interfaces
Avalon-MM Interface
An Avalon-MM interface connects the Application Layer and the Transaction Layer. The Avalon-MM
interface implement the Avalon-MM protocol described in the Avalon Interface Specifications. Refer to
this specification for information about the Avalon-MM protocol, including timing diagrams.
Related Information
64- or 128-Bit Avalon-MM Interface to the Application Layer on page 4-1
Avalon Interface Specifications
Clocks and Reset
The PCI Express Base Specification requires an input reference clock, which is called refclk in this design.
The PCI Express Base Specification stipulates that the frequency of this clock be 100 MHz.
The PCI Express Base Specification also requires a system configuration time of 100 ms. To meet this
specification, IP core includes an embedded hard reset controller. This reset controller exits the reset state
after the I/O ring of the device is initialized.
Transceiver Reconfiguration
The transceiver reconfiguration interface allows you to dynamically reconfigure the values of analog
settings in the PMA block of the transceiver. Dynamic reconfiguration is necessary to compensate for
process variations.
Related Information
Transceiver PHY IP Reconfiguration on page 10-1
Interrupts
The Hard IP for PCI Express offers the following interrupt mechanisms:
Message Signaled Interrupts (MSI)— MSI uses the Transaction Layer's request-acknowledge
handshaking protocol to implement interrupts. The MSI Capability structure is stored in the Configu‐
ration Space and is programmable using Configuration Space accesses.
MSI-X—The Transaction Layer generates MSI-X messages which are single dword memory writes. In
contrast to the MSI capability structure, which contains all of the control and status information for
the interrupt vectors, the MSI-X Capability structure points to an MSI-X table structure and MSI-X
PBA structure which are stored in memory.
Related Information
Interrupts for Endpoints when Multiple MSI/MSI-X Support Is Enabled on page 4-14
UG-01097_avmm
2014.12.15
Top-Level Interfaces
9-3
IP Core Architecture
Altera Corporation
Send Feedback
Vista de pagina 126
1 2 ... 122 123 124 125 126 127 128 129 130 131 132 ... 183 184

Comentarios a estos manuales

Sin comentarios