Altera PHY IP Core Guía de usuario Pagina 457

  • Descarga
  • Añadir a mis manuales
  • Imprimir
  • Pagina
    / 626
  • Tabla de contenidos
  • MARCADORES
  • Valorado. / 5. Basado en revisión del cliente
Vista de pagina 456
Figure 5-9: Signal ISI
ISI+
ISI-
Precursor Cursor Postcursor
Notes:
• An ideal pulse response is a single data point at the cursor.
• Real world pulse response is non-zero before the cursor (precursor) and after the
cursor (postcursor).
• ISI occurs when the data sampled at precursor or postcursor is not zero.
The DFE circuit stores delayed versions of the data. The stored bit is multiplied by a coefficient and then
summed with the incoming signal. The polarity of each coefficient is programmable.
The DFE architecture supports seven fixed taps.
The seven fixed taps translate to the DFE capable of removing the ISI from the next 7 bits, beginning from
the current bit.
5-10
Decision Feedback Equalization (DFE)
UG-01143
2015.05.11
Altera Corporation
Arria 10 Transceiver PHY Architecture
Send Feedback
Vista de pagina 456
1 2 ... 452 453 454 455 456 457 458 459 460 461 462 ... 625 626

Comentarios a estos manuales

Sin comentarios