
A–4 Chapter :
TLP Packet Format with Data Payload
IP Compiler for PCI Express User Guide August 2014 Altera Corporation
Byte 0 011000000
TC
0000
TD EP
Att
r
00
Length
Byte 4
Requestor ID Tag Last BE First BE
Byte 8
Address[63:32]
Byte 12
Address[31:2]
00
Table A–12. Memory Write Request, 64-Bit Addressing
Table A–13. Configuration Write Request Root Port (Type 1)
+0 +1 +2 +3
76543210765432107 6 5 4 3 21 0 7 65 4 321 0
Byte 0 0100010100000000
TD EP
00000000000001
Byte 4
Requestor ID Tag
0000
First BE
Byte 8
Bus Number Device No
0000
Ext Reg Register No
00
Byte 12 Reserved
Table A–14. I/O Write Request
+0 +1 +2 +3
76543210765432107 6 5 4 3 21 0 7 65 4 321 0
Byte 0 0100001000000000
TD EP
00000000000001
Byte 4
Requestor ID Tag
0000
First BE
Byte 8
Address[31:2]
00
Byte 12 Reserved
Table A–15. Completion with Data
+0 +1 +2 +3
76543210765432107 6 54321076543210
Byte 0 010010100
TC
0000
TD EP
Att
r
00
Length
Byte 4
Completer ID Status B Byte Count
Byte 8
Requestor ID Tag
0
Lower Address
Byte 12 Reserved
Table A–16. Completion Locked with Data
+0 +1 +2 +3
76543210765432107 6 54321076543210
Byte 0 010010110
TC
0000
TD EP
Att
r
00
Length
Byte 4
Completer ID Status B Byte Count
Byte 8
Requestor ID Tag
0
Lower Address
Byte 12 Reserved
Comentarios a estos manuales