Many
Manuals
search
Categorias
Marcas
Inicio
Altera
Los módulos de memoria
PHY IP Core
Guía de usuario
Altera PHY IP Core Guía de usuario Pagina 52
Descarga
Compartir
Compartiendo
Añadir a mis manuales
Imprimir
Pagina
/
176
Tabla de contenidos
MARCADORES
Valorado
.
/ 5. Basado en
revisión del cliente
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
4–6
Chapter 4:
Compiling and Simulating
Simulating the Design
External Memory Interface Handbook Vo
lume 3
December 2010
Al
tera Corporation
Section II. DDR3 SDRAM Contr
oller with ALTMEMPHY IP User Guide
1
2
...
47
48
49
50
51
52
53
54
55
56
57
...
175
176
User Guide
1
Contents
3
Chapter 8. Latency
5
Chapter 9. Timing Diagrams
5
1. About This IP
7
Release Information
8
Device Family Support
8
1–4 Chapter 1: About This IP
10
Features
10
ALTMEMPHY Megafunction
11
Note to Table 1–4:
12
Note to Table 1–5:
12
High-Performance Controller
13
System Requirements
14
Installation and Licensing
14
Free Evaluation
15
1–10 Chapter 1: About This IP
16
2. Getting Started
17
Specifying Parameters
18
SOPC Builder Flow
19
Generated Files
22
3. Parameter Settings
29
Memory Settings
30
ALTMEMPHY Parameter Settings
31
Note to Table 3–3:
34
Note to Table 3–5:
38
PHY Settings
39
Board Settings
41
Controller Settings
42
4. Compiling and Simulating
47
Compiling the Design
48
Simulating the Design
50
Calibration
55
DDR3 SDRAM Without Leveling
55
Step 6: Postamble
57
Step 7: Prepare for User Mode
57
DDR3 SDRAM With Leveling
59
Step 2: Write Leveling
62
Address and Command Datapath
63
° ), or the inverted
64
Clock and Reset Management
65
Clock Management
65
Note to Table 5–1:
67
Reset Management
69
Read Datapath
70
Write Datapath
74
ALTMEMPHY Signals
75
Notes to Table 5–3:
77
Note to Table 5–3:
79
Notes to Table 5–5:
82
PHY-to-Controller Interfaces
83
Notes to Figure 5–17:
86
Notes to Figure 5–18:
87
Notes to Figure 5–19:
88
Notes to Figure 5–20:
89
Preliminary Steps
90
Design Considerations
90
Clocks and Resets
90
Using a Custom Controller
91
6. Functional Description—
95
Command FIFO Buffer
96
PHY Interface Logic
98
Control Logic
99
Figure 6–3. ECC Block Diagram
100
Block Description
101
Interrupts
102
Partial Writes
102
Partial Bursts
103
ECC Latency
103
ECC Registers
104
ECC Register Bits
106
Example Top-Level File
108
Example Driver
109
Top-level Signals Description
110
or vhd file
111
Note to Table 6–14:
114
7. Functional Description—
117
Write Data FIFO Buffer
120
Command Queue
120
Bank Management Logic
120
Timer Logic
121
Command-Issuing State Machine
121
ODT Generation Logic
122
User-Refresh Commands
122
Multi-Cast Write
122
Low-Power Mode Logic
123
Error Correction Coding (ECC)
123
Notes to Table 7–7:
133
Register Maps Description
134
ALTMEMPHY Register Map
135
Controller Register Map
137
8. Latency
143
8–2 Chapter 8: Latency
144
Chapter 8: Latency 8–3
145
8–4 Chapter 8: Latency
146
9. Timing Diagrams
147
Auto-Precharge
148
[1] [2] [3]
148
User Refresh
149
Initialization Timing
156
Calibration Timing
158
AABBCCDD AABBCCDD AABBCCDD
162
EEFF0011 EEFF0011 EEFF0011
162
[1] [3] [4][2]
166
Half-Rate Read With Gaps
168
Half-Rate Write With Gaps
169
[2][1] [5] [4] [6][3]
170
[12][6][7][10] [11]
172
Additional Information
175
Typographic Conventions
176
Comentarios a estos manuales
Sin comentarios
Publish
Imprimir documento
Imprimir pagina 52
Comentarios a estos manuales