Altera PHY IP Core Guía de usuario Pagina 147

  • Descarga
  • Añadir a mis manuales
  • Imprimir
  • Pagina
    / 176
  • Tabla de contenidos
  • MARCADORES
  • Valorado. / 5. Basado en revisión del cliente
Vista de pagina 146
December 2010 Altera Corporation External Memory Interface Handbook Volume 3
Section II. DDR3 SDRAM Controller with ALTMEMPHY IP User Guide
9. Timing Diagrams
This chapter details the timing diagrams for the DDR3 SDRAM high-performance
controllers (HPC) and high-performance controllers II (HPC II).
DDR3 High-Performance Controllers
This section discusses the following timing diagrams for HPC in AFI mode:
“Auto-Precharge”
“User Refresh”
“Half-Rate Read for Avalon Interface”
“Half-Rate Write for Avalon Interface”
“Half Rate Write for Native Interface”
“Initialization Timing for HPC”
“Calibration Timing for HPC”
Vista de pagina 146
1 2 ... 142 143 144 145 146 147 148 149 150 151 152 ... 175 176

Comentarios a estos manuales

Sin comentarios